Low-level logic fault testing ASIC simulation environment
Abstract
A low-level logic fault test simulation environment targeted towards application-specific integrated circuits (ASICs) in particular is proposed in this paper. The simulation environment emulates a typical built-in self-testing (BIST) environment with test pattern generator (TPG) that sends its outputs to a circuit (core) under test (CUT) and the output streams from the CUT are fed into an output response analyzer (ORA). The developed simulator is very suitable for testing embedded digital intellectual property (IP) cores-based systems. The paper describes the total test architecture environment, including the application of the logic fault simulator. Results on simulation on some specific International Symposium on Circuits and Systems (ISCAS) 85 combinational and ISCAS 89 sequential benchmark circuits are provided as well for appraisal.
Keywords
Citation
Assaf, M., Moore, L.-A., Das, S., Biswas, S. and Morton, S. (2014), "Low-level logic fault testing ASIC simulation environment", World Journal of Engineering, Vol. 11 No. 3, pp. 279-286. https://doi.org/10.1260/1708-5284.11.3.279
Publisher
:Emerald Group Publishing Limited