To read this content please select one of the options below:

The constraints of vias and layers and their impact on PCB design strategy

P.J. Palmer (Prime Faraday Partnership, Department of Manufacturing Engineering, Loughborough University, Leicestershire, UK)
D.J. Williams (Prime Faraday Partnership, Department of Manufacturing Engineering, Loughborough University, Leicestershire, UK)

Circuit World

ISSN: 0305-6120

Article publication date: 1 December 1999

200

Abstract

This paper explores the use of models of substrate behaviour to examine the wireability constraints on PCBs due to signal layers and buried and through vias. The importance of product scale as a factor affecting technology choice is examined in detail, and the factors that decide the need for multi‐layer construction and buried and through vias are discussed. Large PCB layouts are constrained by lack of space for traces ‐ trace bound; a limitation that can be removed by using multi‐layers and through hole vias. Small PCB layouts are constrained by lack of space for vias ‐ via bound; buried vias and landless vias are particularly useful for maximising wiring density under these conditions. A further observation is that the use of multiple layers offers diminishing returns as each further layer is added. For small high wiring density PCBs approximately four layers supporting blind vias can give excellent support for the use of high I/O (Input/Output) density packages.

Keywords

Citation

Palmer, P.J. and Williams, D.J. (1999), "The constraints of vias and layers and their impact on PCB design strategy", Circuit World, Vol. 25 No. 4, pp. 22-24. https://doi.org/10.1108/03056129910290751

Publisher

:

MCB UP Ltd

Copyright © 1999, MCB UP Limited

Related articles