To read this content please select one of the options below:

Investigating and compensating printed circuit board shrinkage induced failures during reflow soldering

Attila Geczy (Department of Electronics Technology, Budapest University of Technology and Economics, Budapest, Hungary)
Márta Fejos (Department of Polymer Engineering, Budapest University of Technology and Economics, Budapest, Hungary)
László Tersztyánszky (Robert Bosch Kft., Hatvan, Hungary)

Soldering & Surface Mount Technology

ISSN: 0954-0911

Article publication date: 7 April 2015

292

Abstract

Purpose

This paper aims to reveal the causes and find an efficient method to compensate the shrinkage to reduce failure costs. Reflow-induced printed circuit board (PCB) shrinkage is inspected in automotive electronics production environment. The shrinkage of two-sided, large PCBs results in printing offset errors and consequently soldering failures on smaller components during the reflow soldering of the second PCB side.

Design/methodology/approach

During the research, the investigations had to adapt to actual production in an electronics manufacturing plant. A measurement method was developed to approximate the overall shrinkage of the given product. With the shrinkage data, it is possible to perform an efficient compensation on the given stencil design in computer-aided manufacturing environment.

Findings

It was found that even with the investigated lower-quality PCB materials, the compensation on the stencil significantly reduces the quantity of failures, offering an efficient method to improve the yield of the production.

Research limitations/implications

Research was oriented by the confines of production (fixed PCB sources, given PCB materials, reflow process and production line), where an immediate solution is needed. Future investigations should be focussed on the PCB parameters (different epoxy types, glass-fibre reinforcements, etc.).

Practical implications

The optimised production reduces overall failure costs. The stencil re-design and application is a fast and efficient way to immediately act against the shrinkage-induced failures. The method was successfully applied in automotive electronics production.

Originality/value

The paper presents a novel approach on solving an emerging problem during reflow.

Keywords

Acknowledgements

The help and added value of A. Szabó, A. Kemler, V. Kerek, G. Holló, A. Szurok, D. Danyi, B. Petróczi and A. Markovich is highly appreciated. The results of this work are directly applied in production at Robert Bosch Kft., Hatvan. The authors would also like to thank the help of Tamás Hurtony in the cross-section investigations.

Citation

Geczy, A., Fejos, M. and Tersztyánszky, L. (2015), "Investigating and compensating printed circuit board shrinkage induced failures during reflow soldering", Soldering & Surface Mount Technology, Vol. 27 No. 2, pp. 61-68. https://doi.org/10.1108/SSMT-07-2014-0014

Publisher

:

Emerald Group Publishing Limited

Copyright © 2015, Emerald Group Publishing Limited

Related articles